## DATA SHEET

## TDA8024

IC card interface

IC card interface

| CONTENTS | 9 | LIMITING VALUES |  |
| :--- | :--- | :--- | :--- |
|  |  | 10 | HANDLING |
| 2 | FEATURES | 11 | THERMAL CHARACTERISTICS |
| 3 | APPLICATIONS | 12 | CHARACTERISTICS |
| 4 | GENERAL DESCRIPTION | 13 | APPLICATION INFORMATION |
| 5 | ORDERING INFORMATION | 14 | PACKAGE OUTLINES |
| 6 | QUICK REFERENCE DATA | 15 | SOLDERING |
| 7 | BLOCK DIAGRAM | 15.1 | Introduction to soldering surface mount |
| 8 | PINNING |  | packages |
| 8.1 | FUNCTIONAL DESCRIPTION | 15.2 | Reflow soldering |
| 8.2 | Power supply | 15.3 | Wave soldering |
| 8.2 .1 | Without external divider on pin PORADJ | 15.4 | Manual soldering |
| 8.2 .2 | (or with TDA8024AT) | 15.5 | Suitability of surface mount IC packages for |
|  | With an external divider on pin PORADJ (not | 16 | wave and reflow soldering methods |
| for the TDA8024AT) | 17 | DATA SHEET STATUS |  |
| 8.2 .3 | Application examples | 18 | DEFINITIONS |
| 8.3 | Clock circuitry |  |  |
| 8.4 | I/O transceivers |  |  |
| 8.5 | Inactive mode |  |  |
| 8.6 | Activation sequence |  |  |
| 8.7 | Active mode |  |  |
| 8.8 | Deactivation sequence |  |  |
| 8.9 | V CC generator |  |  |

## 1 FEATURES

- IC card interface
- 3 or 5 V supply for the IC (VD ${ }_{\text {DD }}$ and )
- Three specifically protected half-duplex bidirectional buffered I/O lines to card contacts C4, C7 and C8
- DC/DC converter for $\mathrm{V}_{\mathrm{CC}}$ generation separately powered from a $5 \mathrm{~V} \pm 20 \%$ supply ( $\mathrm{V}_{\mathrm{DDP}}$ and PGND )
- 3 or $5 \mathrm{~V} \pm 5 \%$ regulated card supply voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ with appropriate decoupling has the following capabilities:
$-\mathrm{I}_{\mathrm{CC}}<80 \mathrm{~mA}$ at $\mathrm{V}_{\mathrm{DDP}}=4$ to 6.5 V
- Handles current spikes of 40 nAs up to 20 MHz
- Controls rise and fall times
- Filtered overload detection at approximately 120 mA
- Thermal and short-circuit protection on all card contacts
- Automatic activation and deactivation sequences; initiated by software or by hardware in the event of a short-circuit, card take-off, overheating, $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DDP}}$ drop-out
- Enhanced ESD protection on card side (>6 kV)
- 26 MHz integrated crystal oscillator
- Clock generation for cards up to 20 MHz (divided by 1, 2, 4 or 8 through CLKDIV1 and CLKDIV2 signals) with synchronous frequency changes
- Non-inverted control of RST via pin RSTIN
- ISO 7816, GSM11.11 and EMV (payment systems) compatibility
- Supply supervisor for spike-killing during power-on and power-off and Power-on reset (threshold fixed internally or externally by a resistor bridge); not for TDA8024AT
- Built-in debounce on card presence contacts
- One multiplexed status signal OFF.


## 2 APPLICATIONS

- IC card readers for banking
- Electronic payment
- Identification
- Pay TV.


## 3 GENERAL DESCRIPTION

The TDA8024 is a complete and cost-efficient analog interface for asynchronous 3 or 5 V smart cards. It can be placed between the card and the microcontroller to perform all supply, protection and control functions. Very few external components are required. The TDA8024AT is a direct replacement for the TDA8004AT.

More information can be obtained from the Philips Internet site (http://www.semiconductors.philips.com) and from "Application note AN10141".

## 4 ORDERING INFORMATION

| TYPE <br> NUMBER | PACKAGE |  |  |
| :--- | :---: | :--- | :---: |
|  | NAME | DESCRIPTION | VERSION |
| TDA8024T | SO28 | plastic small outline package; 28 leads; body width 7.5 mm | SOT136-1 |
| TDA8024AT | SO28 | plastic small outline package; 28 leads; body width 7.5 mm | SOT136-1 |
| TDA8024TT | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | SOT361-1 |

## 5 QUICK REFERENCE DATA

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline SYMBOL \& PARAMETER \& CONDITIONS \& MIN. \& TYP. \& MAX. \& UNIT \\
\hline \multicolumn{7}{|l|}{Power supplies} \\
\hline \(V_{\text {DD }}\) \& supply voltage \& \& 2.7 \& - \& 6.5 \& V \\
\hline \multirow[t]{2}{*}{\(V_{\text {DDP }}\)} \& \multirow[t]{2}{*}{DC/DC converter supply voltage} \& \(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}\); \(\left|\mathrm{I}_{\mathrm{CC}}\right|<80 \mathrm{~mA}\) \& 4.0 \& 5.0 \& 6.5 \& V \\
\hline \& \& \(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}\); \(\left|\mathrm{I}_{\text {cC }}\right|<20 \mathrm{~mA}\) \& 3.0 \& - \& 6.5 \& V \\
\hline \(\mathrm{I}_{\mathrm{DD}}\) \& supply current \& \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz} \\
\& \text { card inactive } \\
\& \text { card active; } \mathrm{f}_{\mathrm{CLK}}=\mathrm{f}_{\mathrm{XTAL}} ; \\
\& \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}
\end{aligned}
\] \& - \& \[
\mid-
\] \& \[
\begin{aligned}
\& 1.2 \\
\& 1.5
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{mA} \\
\& \mathrm{~mA}
\end{aligned}
\] \\
\hline \(\mathrm{I}_{\text {DDP }}\) \& DC/DC converter supply current \& \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{DDP}}=5 \mathrm{~V} ; \mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz} \\
\& \text { inactive mode } \\
\& \text { active mode; } \mathrm{f}_{\mathrm{CLK}}=\mathrm{f}_{\mathrm{XTAL}} ; \\
\& \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} ;\left|\mathrm{I}_{\mathrm{CC}}\right|=0
\end{aligned}
\] \& - \& \[
\mid-
\] \& \[
\begin{aligned}
\& 0.1 \\
\& 10
\end{aligned}
\] \& \[
\begin{aligned}
\& \mathrm{mA} \\
\& \mathrm{~mA}
\end{aligned}
\] \\
\hline \multicolumn{7}{|l|}{Card supply} \\
\hline \(\mathrm{V}_{\text {CC }}\) \& card supply voltage (including ripple voltage) \& \begin{tabular}{l}
5 V card \\
card active; \(\left|I_{\mathrm{CC}}\right|<80 \mathrm{mADC}\) card active; current pulses \(\mathrm{I}_{\mathrm{p}}=40 \mathrm{nAs}\) \\
3 V card \\
card active; \(\left|I_{\text {CC }}\right|<65 \mathrm{mADC}\) card active; current pulses \(\mathrm{I}_{\mathrm{p}}=40 \mathrm{nAs}\)
\end{tabular} \& \begin{tabular}{l}
4.75 \\
4.65 \\
2.85 \\
2.76
\end{tabular} \& \[
\begin{array}{|c}
5.0 \\
5.0 \\
3.0 \\
3.0
\end{array}
\] \& \[
\begin{gathered}
5.25 \\
5.25 \\
3.15 \\
3.20
\end{gathered}
\] \& V
V

V

V <br>
\hline $\mathrm{V}_{\text {CC(ripple)(p-p) }}$ \& ripple voltage on $\mathrm{V}_{\mathrm{CC}}$ (peak-to-peak value) \& $\mathrm{f}_{\text {ripple }}=20 \mathrm{kHz}$ to 200 MHz \& - \& - \& 350 \& mV <br>
\hline \multirow[t]{2}{*}{$|\mathrm{ICC}|$} \& \multirow[t]{2}{*}{card supply current} \& $\mathrm{V}_{C C}=0$ to 5 V \& - \& - \& 80 \& mA <br>
\hline \& \& $\mathrm{V}_{C C}=0$ to 3 V \& - \& - \& 65 \& mA <br>
\hline \multicolumn{7}{|l|}{General} <br>
\hline $\mathrm{t}_{\text {de }}$ \& deactivation time \& \& 50 \& 80 \& 100 \& $\mu \mathrm{s}$ <br>
\hline $\mathrm{P}_{\text {tot }}$ \& total power dissipation \& continuous operation;

$$
\mathrm{T}_{\mathrm{amb}}=-25 \text { to }+85^{\circ} \mathrm{C}
$$ \& - \& - \& 0.56 \& W <br>

\hline $\mathrm{T}_{\text {amb }}$ \& ambient temperature \& \& -25 \& - \& +85 \& ${ }^{\circ} \mathrm{C}$ <br>
\hline
\end{tabular}

IC card interface
TDA8024

## 6 BLOCK DIAGRAM


(1) Optional external resistor bridge. If this bridge is not required pin 18 should be connected to ground; see Section 8.2.2. Pin 18 is not connected in the TDA8024AT.

Fig. 1 Block diagram.

## 7 PINNING

| SYMBOL | PIN | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| CLKDIV1 | 1 | I | CLK frequency selection input 1 |
| CLKDIV2 | 2 | 1 | CLK frequency selection input 2 |
| 5V/3V | 3 | 1 | card supply voltage selection input; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (HIGH) or $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ (LOW) |
| PGND | 4 | S | DC/DC converter power supply ground |
| S2 | 5 | I/O | DC/DC converter capacitor; connected between pins S1 and S2; C = 100 nF with ESR < $100 \mathrm{~m} \Omega$ |
| $\mathrm{V}_{\text {DDP }}$ | 6 | S | DC/DC converter power supply voltage |
| S1 | 7 | I/O | DC/DC converter capacitor; connected between pins S1 and S2; C = 100 nF with ESR < $100 \mathrm{~m} \Omega$ |
| $\mathrm{V}_{\text {UP }}$ | 8 | I/O | DC/DC converter output decoupling capacitor connection; C = 100 nF with ESR < 100 mW must be connected between $\mathrm{V}_{\text {UP }}$ and PGND |
| PRES | 9 | I | card presence contact input (active LOW); if PRES or PRES is active, the card is considered 'present' and a built-in debounce feature of 8 ms (typ.) is activated |
| PRES | 10 | I | card presence contact input (active HIGH); if PRES or $\overline{\text { PRES }}$ is active, the card is considered 'present' and a built-in debounce feature of 8 ms (typ.) is activated |
| I/O | 11 | I/O | data line to/from card reader contact C 7 ; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ |
| AUX2 | 12 | I/O | data line to/from card reader contact C ; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ |
| AUX1 | 13 | I/O | data line to/from card reader contact C4; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ |
| CGND | 14 | S | card signal ground |
| CLK | 15 | I/O | card clock to/from card reader contact C3 |
| RST | 16 | 0 | card reset output from card reader contact C2 |
| $\mathrm{V}_{\mathrm{CC}}$ | 17 | S | card supply voltage to card reader contact C1; decoupled to CGND via $2 \times 100 \mathrm{nF}$ or $100+220 \mathrm{nF}$ capacitors with ESR $<100 \mathrm{~m} \Omega$; note 1 |
| PORADJ | 18 | I | Power-on reset threshold adjustment input for changing the reset threshold with an external resistor bridge; doubles the width of the POR pulse when used; this pin is not connected for the TDA8024AT |
| CMDVCC | 19 | 1 | input from the host to start activation sequence (active LOW) |
| RSTIN | 20 | I | card reset input from the host |
| $\mathrm{V}_{\mathrm{DD}}$ | 21 | S | supply voltage |
| GND | 22 | S | ground |
| $\overline{\text { OFF }}$ | 23 | 0 | NMOS interrupt output to the host (active LOW); $20 \mathrm{k} \Omega$ integrated pull-up resistor to $V_{D D}$ |
| XTAL1 | 24 | 1 | crystal connection or input for external clock |
| XTAL2 | 25 | 0 | crystal connection (leave open-circuit if external clock source is used) |
| I/OUC | 26 | I/O | host data I/O line; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ |
| AUX1UC | 27 | I/O | auxiliary data line to/from the host; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ |
| AUX2UC | 28 | I/O | auxiliary data line to/from the host; integrated $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ |

## Note

1. The noise margin on $\mathrm{V}_{\mathrm{CC}}$ will be higher with the 220 nF capacitor.

| CLKDIV1 1 | $\checkmark$ |  | AUX2UC |
| :---: | :---: | :---: | :---: |
|  |  | 28 | AUX2UC |
| CLKDIV2 2 | TDA8024T | 27 | AUXIUC |
| $5 \mathrm{~V} / 3 \mathrm{~V} \quad 3$ |  | 26 | I/OUC |
| PGND 4 |  | 25 | XTAL2 |
| S2 5 |  | 24 | XTAL1 |
| $\mathrm{V}_{\text {DDP }} 6$ |  | 23 | OFF |
| S1 7 |  | 22 | GND |
| $\mathrm{V}_{\text {UP }} 8$ |  | 21 | $V_{D D}$ |
| PRES 9 |  | 20 | RSTIN |
| Pres 10 |  | 19 | CMDVCC |
| I/O 11 |  | 18 | PoradJ |
| AUX2 12 |  | 17 | $\mathrm{V}_{\mathrm{CC}}$ |
| AUX1 13 |  | 16 | RST |
| CGND 14 |  | 15 | CLK |

Fig. 2 Pin configuration TDA8024T.


Fig. 3 Pin configuration TDA8024TT.


Fig. 4 Pin configuration TDA8024AT.

## 8 FUNCTIONAL DESCRIPTION

Throughout this document it is assumed that the reader is familiar with ISO7816 terminology.

### 8.1 Power supply

The supply pins for the IC are $\mathrm{V}_{\mathrm{DD}}$ and GND. $\mathrm{V}_{\mathrm{DD}}$ should be in the range of 2.7 to 6.5 V . All signals interfacing with the system controller are referred to $\mathrm{V}_{\mathrm{DD}}$, therefore $\mathrm{V}_{\mathrm{DD}}$ should also supply the system controller. All card reader contacts remain inactive during power-on or power-off.

The internal circuits are maintained in the reset state until $V_{D D}$ reaches $V_{\text {th2 }}+V_{\text {hys2 }}$ and for the duration of the internal Power-on reset pulse, tw (see Fig.5). When $V_{D D}$ falls below $\mathrm{V}_{\text {th2 }}$, an automatic deactivation of the contacts is performed.

A DC/DC converter is incorporated to generate the 5 or 3 V card supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ). The DC/DC converter should be supplied separately by $\mathrm{V}_{\text {DDP }}$ and PGND. Due to the possibility of large transient currents, the two 100 nF capacitors of the DC/DC converter should be located as near as possible to the IC and have an ESR less than $100 \mathrm{~m} \Omega$.

The DC/DC converter functions as a voltage doubler or a voltage follower according to the respective values of $\mathrm{V}_{C C}$ and $\mathrm{V}_{\mathrm{DDP}}$ (both have thresholds with a hysteresis of 100 mV ).

The DC/DC converter function changes as follows:

- $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}>5.8 \mathrm{~V}$; voltage follower
- $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}<5.7 \mathrm{~V}$; voltage doubler
- $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}>4.1 \mathrm{~V}$; voltage follower
- $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{DDP}}<4.0 \mathrm{~V}$; voltage doubler.

Supply voltages $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {DDP }}$ may be applied to the IC in any sequence.

After powering the device, $\overline{\text { OFF remains LOW until }}$ CMDVCC is set HIGH.

During power off, OFF falls LOW when $\mathrm{V}_{\mathrm{DD}}$ is below the falling threshold voltage.

### 8.2 Voltage supervisor

### 8.2.1 WITHOUT EXTERNAL DIVIDER ON PIN PORADJ (OR WITH TDA8024AT)

The voltage supervisor surveys the $\mathrm{V}_{\mathrm{DD}}$ supply. A defined reset pulse of approximately $8 \mathrm{~ms}\left(\mathrm{t}_{\mathrm{w}}\right)$ is used internally to keep the IC inactive during power-on or power-off of the $V_{D D}$ supply (see Fig.5).

As long as $V_{D D}$ is less than $V_{\text {th2 }}+V_{\text {hys2 }}$, the IC remains inactive whatever the levels on the command lines. This state also lasts for the duration of $t_{w}$ after $V_{D D}$ has reached a level higher than $\mathrm{V}_{\text {th2 }}+\mathrm{V}_{\text {hys2 }}$.
When $V_{D D}$ falls below $V_{\text {th2 }}$, a deactivation sequence of the contacts is performed.


### 8.2.2 With an external divider on pin Poradj (not FOR THE TDA8024AT)

If an external resistor bridge is connected to pin PORADJ (R1 and R2 in Fig.1), then the following occurs:

- The internal threshold voltage $\mathrm{V}_{\text {th2 }}$ is overridden by the external voltage and by the hysteresis, therefore:

$$
\begin{aligned}
& \mathrm{V}_{\text {th2(ext)(rise) }}=\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right) \times\left(\mathrm{V}_{\text {bridge }}+\frac{\mathrm{V}_{\text {hys(ext) }}}{2}\right) \\
& \mathrm{V}_{\text {th2(ext)(fall) }}=\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right) \times\left(\mathrm{V}_{\text {bridge }}-\frac{\mathrm{V}_{\text {hys(ext) }}}{2}\right)
\end{aligned}
$$

where $\mathrm{V}_{\text {bridge }}=1.25 \mathrm{~V}$ typ. and $\mathrm{V}_{\text {hys }}$ (ext) $=60 \mathrm{mV}$ typ.

- The reset pulse width $t_{w}$ is doubled to approximately 16 ms .

Input PORADJ is biased internally with a pull-down current source of $4 \mu \mathrm{~A}$ which is removed when the voltage on pin PORADJ exceeds 1 V . This ensures that after detection of the external bridge by the IC during power-on, the input current on pin PORADJ does not cause inaccuracy of the bridge voltage.
The minimum threshold voltage should be higher than 2 V .
The maximum threshold voltage may be up to $V_{D D}$.

### 8.2.3 APPLICATION EXAMPLES

The voltage supervisor is used as Power-on reset and as supply dropout detection during a card session.

Supply dropout detection is to ensure that a proper deactivation sequence is followed before the voltage is too low.

For the internal voltage supervisor to function, the system microcontroller should operate down to 2.35 V to ensure a proper deactivation sequence. If this is not possible, external resistor values can be chosen to overcome the problem.

### 8.2.3.1 Microcontroller requiring a $3.3 \mathrm{~V} \pm 20 \%$ supply

For a microcontroller supplied by 3.3 V with a $\pm 5 \%$ regulator and with resistors R1, R2 having a $\pm 1 \%$ tolerance, the minimum supply voltage is 3.135 V .
$\mathrm{V}_{\text {PORADJ }}=\mathrm{k} \times \mathrm{V}_{\mathrm{DD}}$, where $\mathrm{k}=\frac{\mathrm{S} 1}{\mathrm{~S} 1+\mathrm{S} 2}$ with S 1 and S 2 the actual values of nominal resistors R1 and R2.

This can be shown as

```
0.99\timesR1<S1<1.01 < R1 and
0.99 * R2 < S2 < 1.01 × R2
```

Transposed, this becomes
$1+\left(0.98 \times \frac{\mathrm{R} 1}{\mathrm{R} 2}\right)=1+\left(\frac{0.99}{1.01}\right) \times \frac{\mathrm{R} 1}{\mathrm{R} 2}<\frac{1}{\mathrm{k}}$
$\frac{1}{\mathrm{k}}<1+\left(\frac{1.01}{0.99}\right) \times \frac{\mathrm{R} 1}{\mathrm{R} 2}=1+\left(1.02 \times \frac{\mathrm{R} 1}{\mathrm{R} 2}\right)$
If $\mathrm{V} 1=\mathrm{V}_{\text {th }}$ (ext)(rise)(max) and $\mathrm{V} 2=\mathrm{V}_{\text {th(ext) (fall)(min) }}$
activation will always be possible if $\mathrm{V}_{\text {PORADJ }}>\mathrm{V} 1$ and deactivation will always be done for $\mathrm{V}_{\text {PORADJ }}<\mathrm{V} 2$.

Activation is always possible for $\mathrm{V}_{\mathrm{DD}}>\frac{\mathrm{V} 1}{\mathrm{k}}$
and deactivation is always possible for $\mathrm{V}_{\mathrm{DD}}<\frac{\mathrm{V} 2}{\mathrm{k}}$.
That is $\mathrm{V} 1=1.31 \mathrm{~V}$ and $\mathrm{V} 2=1.19 \mathrm{~V}$
and $\frac{\mathrm{R} 1}{\mathrm{R} 2}<\left(\frac{3.135}{1.31}-1\right) \times 0.98=1.365$
Suppose R1 + R2 = $100 \mathrm{k} \Omega$, then
$R 2=\frac{100 \mathrm{k} \Omega}{2.365}=42.3 \mathrm{k} \Omega$ and $\mathrm{R} 1=57.7 \mathrm{k} \Omega$.
Deactivation will be effective at
$\mathrm{V} 2 \times(1+1.02 \times 1.365)=2.847 \mathrm{~V}$ in any case.
If the microcontroller continues to function down to 2.80 V , the slew rate on $\mathrm{V}_{\mathrm{DD}}$ should be less than $2 \mathrm{~V} / \mathrm{ms}$ to ensure that clock CLK is correctly delivered to the card until time $\mathrm{t}_{12}$ (see Fig.9).

### 8.2.3.2 Microcontroller requiring a 3.3 $\mathrm{V} \pm 10 \%$ supply

For a microcontroller supplied by a 3.3 V with $\mathrm{a} \pm 1 \%$ regulator and with resistors R1, R2 having a $\pm 0.1 \%$ tolerance, the minimum supply voltage is 3.267 V .

The same calculations as in Section 8.2.3.1 conclude:
$\frac{\mathrm{R} 1}{\mathrm{R} 2}<\left(\frac{3.267}{1.310}-1\right) \times 0.998=1.491$

Therefore R2 $=\frac{100 \mathrm{k} \Omega}{2.49}=40.14 \mathrm{k} \Omega$ and $\mathrm{R} 1=59.86 \mathrm{k} \Omega$.
Deactivation will be effective at
$\mathrm{V} 2 \times(1+1.002 \times 1.491)=2.967 \mathrm{~V}$ in any case.
If the microcontroller continues to function down to 2.97 V , the slew rate on $\mathrm{V}_{\mathrm{DD}}$ should be less than $0.20 \mathrm{~V} / \mathrm{ms}$ to ensure that clock CLK is correctly delivered to the card until time $\mathrm{t}_{12}$ (see Fig.9).

### 8.3 Clock circuitry

The card clock signal (CLK) is derived from a clock signal input to pin XTAL1 or from a crystal operating at up to 26 MHz connected between pins XTAL1 and XTAL2.

The clock frequency can be $f_{X T A L}, 1 / 2 \times f_{\text {XTAL }}, 1 / 4 \times f_{\text {XTAL }}$ or $1 / 8 \times f_{\text {XTAL }}$. Frequency selection is made via inputs CLKDIV1 and CLKDIV2 (see Table 1).

Table 1 Clock frequency selection; note 1

| CLKDIV1 | CLKDIV2 | $\mathbf{f}_{\text {CLK }}$ |
| :---: | :---: | :---: |
| 0 | 0 | $\frac{f_{\text {XTAL }}}{8}$ |
| 0 | 1 | $\frac{\mathrm{f}_{\text {XTAL }}}{4}$ |
| 1 | 1 | $\frac{\mathrm{f}_{\text {XTAL }}}{2}$ |
| 1 | 0 | $\mathrm{f}_{\text {XTAL }}$ |

## Note

1. The status of pins CLKDIV1 and CLKDIV2 must not be changed simultaneously; a delay of 10 ns minimum between changes is needed; the minimum duration of any state of CLK is eight periods of XTAL1.

The frequency change is synchronous, which means that during transition no pulse is shorter than $45 \%$ of the smallest period, and that the first and last clock pulses about the instant of change have the correct width.

When changing the frequency dynamically, the change is effective for only eight periods of XTAL1 after the command.

The duty factor of $f_{\text {XTAL }}$ depends on the signal present at pin XTAL1.
In order to reach a 45 to $55 \%$ duty factor on pin CLK, the input signal on pin XTAL1 should have a duty factor of 48 to $52 \%$ and transition times of less than $5 \%$ of the input signal period.

If a crystal is used, the duty factor on pin CLK may be 45 to $55 \%$ depending on the circuit layout and on the crystal characteristics and frequency.

In other cases, the duty factor on pin CLK is guaranteed between 45 and $55 \%$ of the clock period.

The crystal oscillator runs as soon as the IC is powered up. If the crystal oscillator is used, or if the clock pulse on pin XTAL1 is permanent, the clock pulse is applied to the card as shown in the activation sequences shown in Figs 7 and 8 .

If the signal applied to XTAL1 is controlled by the system microcontroller, the clock pulse will be applied to the card when it is sent by the system microcontroller (after completion of the activation sequence).

### 8.4 I/O transceivers

The three data lines I/O, AUX1 and AUX2 are identical.
The idle state is realized by both I/O and I/OUC lines being pulled HIGH via a $11 \mathrm{k} \Omega$ resistor (I/O to $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{I} / \mathrm{OUC}$ to $V_{D D}$ ).

Pin I/O is referenced to $\mathrm{V}_{\mathrm{CC}}$, and pin I/OUC to $\mathrm{V}_{\mathrm{DD}}$, thus allowing operation when $\mathrm{V}_{\mathrm{CC}}$ is not equal to $\mathrm{V}_{\mathrm{DD}}$.

The first side of the transceiver to receive a falling edge becomes the master. An anti-latch circuit disables the detection of falling edges on the line of the other side, which then becomes a slave.

After a time delay $\mathrm{t}_{d(\text { edge })}$, an N transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side.

When the master side returns to logic 1, a P transistor on the slave side is turned on during the time delay $\mathrm{t}_{\mathrm{pu}}$ and then both sides return to their idle states.

This active pull-up feature ensures fast LOW-to-HIGH transitions; as shown in Fig.6, it is able to deliver more than 1 mA at an output voltage of up to $0.9 \mathrm{~V}_{\mathrm{cc}}$ into an 80 pF load. At the end of the active pull-up pulse, the output voltage depends only on the internal pull-up resistor and the load current.

The current to and from the card I/O lines is limited internally to 15 mA and the maximum frequency on these lines is 1 MHz .

(1) Current.
(2) Voltage.

Fig. 6 I/O, AUX1 and AUX2 output voltage and current as functions of time during a LOW-to-HIGH transition.

### 8.5 Inactive mode

After a Power-on reset, the circuit enters the inactive mode. A minimum number of circuits are active while waiting for the microcontroller to start a session:

- All card contacts are inactive (approximately $200 \Omega$ to GND)
- Pins I/OUC, AUX1UC and AUX2UC are in the high-impedance state ( $11 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ )
- Voltage generators are stopped
- XTAL oscillator is running
- Voltage supervisor is active
- The internal oscillator is running at its low frequency.


### 8.6 Activation sequence

After power-on and after the internal pulse width delay, the system microcontroller can check the presence of a card using the signals OFF and CMDVCC as shown in Table 2.

Table 2 Card presence indication

| $\overline{\text { OFF }}$ | CMDVCC | INDICATION |
| :---: | :---: | :--- |
| HIGH | HIGH | card present |
| LOW | HIGH | card not present |

If the card is in the reader (this is the case if PRES or PRES is active), the system microcontroller can start a card session by pulling CMDVCC LOW. The following sequence then occurs (see Fig.6):

1. $\overline{\text { CMDVCC }}$ is pulled LOW and the internal oscillator changes to its high frequency ( $\mathrm{t}_{0}$ ).
2. The voltage doubler is started (between $t_{0}$ and $t_{1}$ ).
3. $\mathrm{V}_{\mathrm{CC}}$ rises from 0 to 5 V (or 3 V ) with a controlled slope $\left(t_{2}=t_{1}+1.5 \times T\right)$ where $T$ is 64 times the period of the internal oscillator (approximately $25 \mu \mathrm{~s}$ ).
4. $I / O, A U X 1$ and $A U X 2$ are enabled $\left(t_{3}=t_{1}+4 T\right)$ (these were pulled LOW until this moment).
5. CLK is applied to the C 3 contact of the card reader $\left(\mathrm{t}_{4}\right)$.
6. RST is enabled $\left(t_{5}=t_{1}+7 \mathrm{~T}\right)$.

The clock may be applied to the card using the following sequence:

1. Set RSTIN HIGH.
2. Set CMDVCC LOW.
3. Reset RSTIN LOW between $\mathrm{t}_{3}$ and $\mathrm{t}_{5}$; CLK will start at this moment.
4. RST remains LOW until $t_{5}$, when RST is enabled to be the copy of RSTIN.
5. After $t_{5}$, RSTIN has no further affect on CLK; this allows a precise count of CLK pulses before toggling RST.

If the applied clock is not needed, then CMDVCC may be set LOW with RSTIN LOW. In this case, CLK will start at $t_{3}$ (minimum 200 ns after the transition on I/O), and after $t_{5}$, RSTIN may be set HIGH in order to obtain an Answer To Request (ATR) from the card.

Activation should not be performed with RSTIN held permanently HIGH.


Fig. 7 Activation sequence using RSTIN and CMDVCC.


Fig. 8 Activation sequence at $t_{3}$.

## IC card interface

### 8.7 Active mode

When the activation sequence is completed, the TDA8024 will be in its active mode. Data is exchanged between the card and the microcontroller via the I/O lines. The TDA8024 is designed for cards without $\mathrm{V}_{\mathrm{PP}}$ (the voltage required to program or erase the internal non-volatile memory).

### 8.8 Deactivation sequence

When a session is completed, the microcontroller sets the $\overline{C M D V C C}$ line HIGH. The circuit then executes an automatic deactivation sequence by counting the sequencer back and finishing in the inactive mode (see Fig.9):

1. RST goes LOW $\left(t_{10}\right)$.
2. CLK is held LOW $\left(\mathrm{t}_{12}=\mathrm{t}_{10}+0.5 \times \mathrm{T}\right)$ where T is 64 times the period of the internal oscillator (approximately $25 \mu \mathrm{~s}$ ).
3. $I / O, A U X 1$ and $A U X 2$ are pulled LOW $\left(t_{13}=t_{10}+T\right)$.
4. $V_{C C}$ starts to fall towards zero $\left(t_{14}=t_{10}+1.5 \times T\right)$.
5. The deactivation sequence is complete at $t_{\mathrm{de}}$, when $V_{C C}$ reaches its inactive state.
6. $V_{\text {UP }}$ falls to zero $\left(t_{15}=t_{10}+5 T\right)$ and all card contacts become low-impedance to GND; I/OUC, AUX1UC and AUX2UC remain at $\mathrm{V}_{\mathrm{DD}}$ (pulled-up via a $11 \mathrm{k} \Omega$ resistor).
7. The internal oscillator returns to its lower frequency.


Fig. 9 Deactivation sequence.

## $8.9 \quad V_{\text {CC }}$ generator

The $\mathrm{V}_{\text {CC }}$ generator has a capacity to supply up to 80 mA continuously at 5 V and 65 mA at 3 V .

An internal overload detector operates at approximately 120 mA . Current samples to the detector are internally filtered, allowing spurious current pulses up to 200 mA with a duration in the order of $\mu \mathrm{s}$ to be drawn by the card without causing deactivation. The average current must stay below the specified maximum current value.

For reasons of $\mathrm{V}_{\mathrm{CC}}$ voltage accuracy, a 100 nF capacitor with an ESR < $100 \mathrm{~m} \Omega$ should be tied to CGND near to pin $\mathrm{V}_{\mathrm{CC}}$, and a 100 or 220 nF capacitor ( 220 nF is the best choice) with the same ESR should be tied to CGND near card reader contact C1.

### 8.10 Fault detection

The following fault conditions are monitored:

- Short-circuit or high current on $\mathrm{V}_{\mathrm{CC}}$
- Removal of a card during a transaction
- $V_{D D}$ dropping
- DC/DC converter operating out of the specified values ( $\mathrm{V}_{\mathrm{DDP}}$ too low or current from $\mathrm{V}_{\mathrm{UP}}$ too high)
- Overheating.

There are two different cases (see Fig.10):

- CMDVCC HIGH outside a card session. Output OFF is LOW if a card is not in the card reader, and HIGH if a card is in the reader. A voltage drop on the $\mathrm{V}_{\mathrm{DD}}$ supply is detected by the supply supervisor, this generates an internal Power-on reset pulse but does not act upon $\overline{\text { OFF. No short-circuit or overheating is detected }}$ because the card is not powered-up.
- CMDVCC LOW within a card session. Output OFF goes LOW when a fault condition is detected. As soon as this occurs, an emergency deactivation is performed automatically (see Fig.11). When the system controller resets CMDVCC to HIGH it may sense the OFF level again after completing the deactivation sequence. This distinguishes between a hardware problem or a card extraction ( $\overline{\mathrm{OFF}}$ goes HIGH again if a card is present).

Depending on the type of card-present switch within the connector (normally-closed or normally-open) and on the mechanical characteristics of the switch, bouncing may occur on the PRES signals at card insertion or withdrawal.
There is a debounce feature in the device with an 8 ms typical duration (see Fig.10). When a card is inserted, output OFF goes HIGH only at the end of the debounce time.

When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRES or PRES and output OFF goes LOW.


See "Application note AN10141" for software decision algorithm on OFF signal.
Fig. 10 Behaviour of OFF, CMDVCC, PRES and $\mathrm{V}_{\mathrm{Cc}}$.


Fig. 11 Emergency deactivation sequence (card extraction).

## 9 LIMITING VALUES

| SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | supply voltage |  | -0.3 | +6.5 | V |
| $\mathrm{V}_{\text {DDP }}$ | DC/DC converter supply voltage |  | -0.3 | +6.5 | V |
| $\mathrm{V}_{\mathrm{I}}, \mathrm{V}_{\mathrm{O}}$ | voltage on input and output pins | pins XTAL1, XTAL2, 5V/3V, RSTIN, AUX1UC, AUX2UC, I/OUC, CLKDIV1, CLKDIV2, $\overline{\text { CMDVCC }}, \overline{\text { OFF }}$ and PORADJ | -0.3 | +6.5 | V |
| $\mathrm{V}_{\text {card }}$ | voltage on card pins | pins PRES, PRES, I/O, RST, AUX1, AUX2 and CLK | -0.3 | +6.5 | V |
| $\mathrm{V}_{\mathrm{n}}$ | voltage on other pins | pins $\mathrm{V}_{\mathrm{UP}}$, S1 and S2 | -0.3 | +6.5 | V |
| $\mathrm{T}_{\mathrm{j} \text { (max) }}$ | maximum junction temperature |  | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | storage temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {esd }}$ | electrostatic discharge voltage | card contacts in typical application; notes 1 and 2 <br> pins I/O, RST, $\mathrm{V}_{\mathrm{Cc}}$, AUX1, AUX2, CLK, PRES and PRES | -6 | +6 | kV |
|  |  | all pins; note 1 <br> human body model; notes 2 and 3 machine model; note 4 | $\begin{aligned} & -2 \\ & -200 \end{aligned}$ | $\left\lvert\, \begin{aligned} & +2 \\ & +200 \end{aligned}\right.$ | $\begin{aligned} & \mathrm{kV} \\ & \mathrm{~V} \end{aligned}$ |

## Notes

1. All card contacts are protected against any short-circuit with any other card contact.
2. Every pin withstands the ESD test according to MIL-STD-883C class 3 for card contacts, class 2 for the remaining. Method 3015 (HBM; $1500 \Omega$ and 100 pF ) 3 pulses positive and 3 pulses negative on each pin referenced to ground.
3. In accordance with EIA/JESD22-A114-B, June 2000.
4. In accordance with EIA/JESD22-A115-A, October 1997.

## 10 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However it is good practice to take normal precautions appropriate to handling MOS devices (see "Handling MOS devices").

11 THERMAL CHARACTERISTICS

| SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT |
| :--- | :--- | :--- | :---: | :---: |
| $R_{\text {th(j-a) }}$ | thermal resistance from junction | in free air |  |  |
|  | to ambient |  | 70 | K/W |
|  | TDA8024T |  | 70 | K/W |
|  | TDA8024AT |  | $100^{(1)}$ | K/W |

## Note

1. This figure was obtained using the following PCB technology: $F R, 4$ layers, 0.5 mm thickness, class 5 , copper thickness $35 \mu \mathrm{~m}, \mathrm{Ni} /$ Go plating, ground plane in internal layers

IC card interface
TDA8024

## 12 CHARACTERISTICS

$\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDP}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; $\mathrm{f}_{\mathrm{XTAL}}=10 \mathrm{MHz}$; all currents flowing into the IC are positive; see note 1 ; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Temperature |  |  |  |  |  |  |
| $\mathrm{T}_{\text {amb }}$ | ambient temperature |  | -25 | - | +85 | ${ }^{\circ} \mathrm{C}$ |
| Supplies |  |  |  |  |  |  |
| $V_{\text {DD }}$ | supply voltage |  | 2.7 | - | 6.5 | V |
| $\mathrm{V}_{\text {DDP }}$ | DC/DC converter supply voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ;\left\|\mathrm{I}_{\mathrm{CC}}\right\|<80 \mathrm{~mA}$ | 4.0 | 5.0 | 6.5 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ;\left\|\mathrm{I}_{\mathrm{CC}}\right\|<20 \mathrm{~mA}$ | 3.0 | - | 6.5 | V |
| $\mathrm{I}_{\mathrm{DD}}$ | supply current | card inactive | - | - | 1.2 | mA |
|  |  | $\begin{aligned} & \text { card active; } f_{\text {CLK }}=f_{\text {XTAL }} ; \\ & \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} \end{aligned}$ | - | - | 1.5 | mA |
| $\mathrm{I}_{\text {DDP }}$ | DC/DC converter supply current | inactive mode | - | - | 0.1 | mA |
|  |  | $\begin{aligned} & \text { active mode; } f_{\text {CLK }}=f_{\text {XTAL }} ; \\ & C_{L}=30 \mathrm{pF} ;\left\|\mathrm{I}_{\mathrm{CC}}\right\|=0 \end{aligned}$ | - | - | 10 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ;\left\|\mathrm{I}_{\mathrm{CC}}\right\|=80 \mathrm{~mA}$ | - | - | 200 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V} ;\left\|\mathrm{I}_{\mathrm{CC}}\right\|=65 \mathrm{~mA}$ | - | - | 100 | mA |
| $\mathrm{V}_{\text {th2 }}$ | falling threshold voltage on $V_{D D}$ | no external resistors at pin PORADJ; $V_{D D}$ level falling | 2.35 | 2.45 | 2.55 | V |
| $\mathrm{V}_{\text {hys2 }}$ | hysteresis of threshold voltage $\mathrm{V}_{\text {th2 }}$ | no external resistors at pin PORADJ | 50 | 100 | 150 | mV |

## Pin PORADJ; note 2

| $\mathrm{V}_{\text {th(ext)(rise) }}$ | external rising threshold voltage on $\mathrm{V}_{\mathrm{DD}}$ | external resistor bridge at pin PORADJ; $\mathrm{V}_{\mathrm{DD}}$ level rising | 1.240 | 1.28 | 1.310 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {th(ext)(fall) }}$ | external falling threshold voltage on $V_{D D}$ | external resistor bridge at pin PORADJ; $\mathrm{V}_{\mathrm{DD}}$ level falling | 1.190 | 1.22 | 1.26 | V |
| $\mathrm{V}_{\text {hys }}$ (ext) | hysteresis of threshold voltage $\mathrm{V}_{\mathrm{th} \text { (ext) }}$ | external resistor bridge at pin PORADJ | 30 | 60 | 90 | mV |
| $\Delta \mathrm{V}_{\text {hys(ext) }}$ | hysteresis of threshold voltage $\mathrm{V}_{\mathrm{th}(\text { ext })}$ variation with temperature | external resistor bridge at pin PORADJ | - | - | 0.25 | mV/K |
| $\mathrm{t}_{\mathrm{w}}$ | width of internal Power-on reset pulse | no external resistors at pin PORADJ | 4 | 8 | 12 | ms |
|  |  | external resistor bridge at pin PORADJ | 8 | 16 | 24 | ms |
| $\mathrm{I}_{\text {L(PORADJ) }}$ | leakage current on pin PORADJ | $\mathrm{V}_{\text {PORADJ }}<0.5 \mathrm{~V}$ | -0.1 | 4 | 10 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {Poradj }}>1 \mathrm{~V}$ | -1 | - | +1 | $\mu \mathrm{A}$ |
| $P_{\text {tot }}$ | total power dissipation | continuous operation; $\mathrm{T}_{\mathrm{amb}}=-25 \text { to }+85^{\circ} \mathrm{C}$ | - | - | 0.56 | W |


| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC/DC converter |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK }}$ | clock frequency | card active | 2.2 | - | 3.2 | MHz |
| $\mathrm{V}_{\text {th(vd-vf) }}$ | threshold voltage for voltage doubler to change to voltage follower | 5 V card | 5.2 | 5.8 | 6.2 | V |
|  |  | 3 V card | 3.8 | 4.1 | 4.4 | V |
| $\mathrm{V}_{\mathrm{UP} \text { (av) }}$ | output voltage on pin $\mathrm{V}_{\mathrm{UP}}$ (average value) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 5.2 | 5.7 | 6.2 | V |
|  |  | $\mathrm{V}_{C C}=3 \mathrm{~V} ; \mathrm{V}_{\mathrm{DDP}}=3.3 \mathrm{~V}$ | 3.5 | 3.9 | 4.3 | V |

Card supply voltage (pin $\mathbf{V}_{\mathbf{c c}}$ ); note 3

| CVcc | external capacitance on pin $\mathrm{V}_{\mathrm{Cc}}$ | note 4 | 80 | - | 400 | nF |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | card supply voltage (including ripple voltage) | 5 V card <br> card inactive; $\left\|I_{\mathrm{cc}}\right\|=0 \mathrm{~mA}$ <br> card inactive; $\left\|\mathrm{I}_{\mathrm{CC}}\right\|=1 \mathrm{~mA}$ <br> card active; $\left\|I_{\mathrm{CC}}\right\|<80 \mathrm{~mA}$ <br> card active; single current pulse, $I_{p}=-100 \mathrm{~mA}$, $\mathrm{t}_{\mathrm{p}}=2 \mathrm{~ms}$ <br> card active; current pulses, $\mathrm{I}_{\mathrm{p}}=40 \mathrm{nAs}$ <br> card active; current pulses, $\mathrm{I}_{\mathrm{p}}=40 \mathrm{nAs}$ with <br> $\left\|\mathrm{I}_{\mathrm{CC}}\right\|<200 \mathrm{~mA}, \mathrm{t}_{\mathrm{p}}<400 \mathrm{~ns}$ | $\begin{aligned} & -0.1 \\ & -0.1 \\ & 4.75 \\ & 4.65 \\ & 4.65 \\ & 4.65 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 5.0 \\ & 5.0 \\ & \\ & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & +0.1 \\ & +0.3 \\ & 5.25 \\ & 5.25 \end{aligned}$ <br> 5.25 <br> 5.25 | V <br> V <br> v <br> v <br> V |
|  |  | 3 V card <br> card inactive; $\left\|I_{\mathrm{CC}}\right\|=0 \mathrm{~mA}$ <br> card inactive; $\left\|\mathrm{I}_{\mathrm{CC}}\right\|=1 \mathrm{~mA}$ <br> card active; $\left\|I_{\mathrm{CC}}\right\|<65 \mathrm{~mA}$ <br> card active; single current <br> pulse $I_{p}=-100 \mathrm{~mA}$; <br> $t_{p}=2 \mathrm{~ms}$ <br> card active; current pulses, $\mathrm{I}_{\mathrm{p}}=40 \mathrm{nAs}$ <br> card active; current pulses, $I_{p}=40$ nAs with <br> $\left\|\mathrm{I}_{\mathrm{CC}}\right\|<200 \mathrm{~mA}, \mathrm{t}_{\mathrm{p}}<400 \mathrm{~ns}$ | $\begin{aligned} & -0.1 \\ & -0.1 \\ & 2.85 \\ & 2.76 \\ & 2.76 \\ & 2.76 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 3.0 \\ & 3.0 \\ & \\ & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & +0.1 \\ & +0.3 \\ & 3.15 \\ & 3.20 \\ & 3.20 \\ & 3.20 \end{aligned}$ | V V V V <br> V <br> V |
| $\mathrm{V}_{\text {CC(ripple)(p-p) }}$ | ripple voltage on $\mathrm{V}_{\mathrm{CC}}$ (peak to peak value) | $\mathrm{f}_{\text {ripple }}=20 \mathrm{kHz}$ to 200 MHz | - | - | 350 | mV |
| $\|\mathrm{ICC}\|$ | card supply current | $\mathrm{V}_{\mathrm{CC}}=0$ to 5 V | - | - | 80 | mA |
|  |  | $\mathrm{V}_{\text {CC }}=0$ to 3 V | - | - | 65 | mA |
|  |  | $\mathrm{V}_{\text {CC }}$ short-circuit to GND | 100 | 120 | 150 | mA |
| SR | slew rate | slew up or down | 0.08 | 0.15 | 0.22 | $\mathrm{V} / \mu \mathrm{s}$ |

IC card interface

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal oscillator (pins XTAL1 and XTAL2) |  |  |  |  |  |  |
| CXTAL1, CXTAL2 | external capacitance on pins XTAL1 and XTAL2 | depends on type of crystal or resonator used | - | - | 15 | pF |
| $\mathrm{f}_{\text {XTAL }}$ | crystal frequency |  | 2 | - | 26 | MHz |
| $\mathrm{f}_{\text {XTAL1 }}$ | frequency applied on pin XTAL1 |  | 0 | - | 26 | MHz |
| VIL | LOW-level input voltage on pin XTAL1 |  | -0.3 | - | $+0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage on pin XTAL1 |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |

Data lines (pins I/O, I/OUC, AUX1, AUX2, AUX1UC and AUX2UC)

| $\mathrm{t}_{\mathrm{d}(/ / O-/ / O U C),}$, <br> $\mathrm{t}_{\mathrm{d} / / \text { OUC--/O) }}$ | $\mathrm{l} / \mathrm{O}$ to I/OUC, I/OUC to I/O <br> falling edge delay |  | - | - | 200 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{pu}}$ | active pull-up pulse width |  | - | - | 100 | ns |
| $\mathrm{f}_{\mathrm{l} / \mathrm{O}(\text { max })}$ | maximum frequency on <br> data lines |  | - | - | 1 | MHz |
| $\mathrm{C}_{\mathrm{i}}$ | input capacitance on data <br> lines |  | - | - | 10 | pF |

Data lines to card reader (pins I/O, AUX1 and AUX2; with integrated $11 \mathrm{k} \Omega$ pull-up resistors to $\mathrm{V}_{\mathrm{CC}}$ )

| $\mathrm{V}_{\mathrm{o} \text { (inactive) }}$ | output voltage | inactive mode <br> no load <br> $\mathrm{I}_{\mathrm{o} \text { (inactive) }}=1 \mathrm{~mA}$ | $0$ | $\mid-$ | $\begin{aligned} & 0.1 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{0 \text { (inactive) }}$ | output current | inactive mode; pin grounded | - | - | -1 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ | 0 | - | 0.3 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}} \geq 15 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH-level output voltage | no DC load | $0.9 \mathrm{~V}_{\mathrm{CC}}$ | - | $V_{C C}+0.1$ | V |
|  |  | 5 and 3 V cards; $\mathrm{I}_{\mathrm{OH}}<-40 \mu \mathrm{~A}$ | $0.75 \mathrm{~V}_{\mathrm{CC}}$ | - | $V_{C C}+0.1$ | V |
|  |  | $\left\|\mathrm{I}_{\mathrm{OH}}\right\| \geq 10 \mathrm{~mA}$ | 0 | - | 0.4 | V |
| $\mathrm{V}_{\text {IL }}$ | LOW-level input voltage |  | 0.3 | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | 1.5 | - | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\left\|I_{\text {IL }}\right\|$ | LOW-level input current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | - | - | 600 | $\mu \mathrm{A}$ |
| $\|\mathrm{ILIH}\|$ | HIGH-level input leakage current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {t( }}$ | data input transition time | $\mathrm{V}_{\mathrm{IL}(\text { max })}$ to $\mathrm{V}_{\mathrm{IH}(\text { min })}$ | - | - | 1.2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {( }}(\mathrm{DO})$ | data output transition time | $\begin{aligned} & \mathrm{V}_{\mathrm{o}}=0 \text { to } \mathrm{V}_{\mathrm{CC}} ; \mathrm{C}_{\mathrm{L}} \leq 80 \mathrm{pF} ; \\ & 10 \% \text { to } 90 \% \end{aligned}$ | - | - | 0.1 | $\mu \mathrm{s}$ |
| $\mathrm{R}_{\mathrm{pu}}$ | integrated pull-up resistor | pull-up resistor to $\mathrm{V}_{\mathrm{CC}}$ | 9 | 11 | 13 | $\mathrm{k} \Omega$ |
| $\mathrm{I}_{\mathrm{pu}}$ | current when pull-up active | $\mathrm{V}_{\mathrm{OH}}=0.9 \mathrm{~V}_{\mathrm{CC}} ; \mathrm{C}=80 \mathrm{pF}$ | -1 | - | - | mA |


| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data lines to microcontroller (pins I/OUC, AUX1UC and AUX2UC; with integrated $11 \mathrm{k} \Omega$ pull-up resistors to $\mathrm{V}_{\mathrm{DD}}$ ) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}$ | 0 | - | 0.3 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH-level output voltage | no DC load | $0.9 \mathrm{~V}_{\mathrm{DD}}$ | - | $V_{D D}+0.1$ | V |
|  |  | 5 and 3 V cards; $\mathrm{I}_{\mathrm{OH}}<-40 \mu \mathrm{~A}$ | $0.75 \mathrm{~V}_{\mathrm{DD}}$ | - | $V_{D D}+0.1$ | V |
| $\mathrm{V}_{\text {IL }}$ | LOW-level input voltage |  | -0.3 | - | $+0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\|\mathrm{ILIH}\|$ | HIGH-level input leakage current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}$ | - | - | 10 | $\mu \mathrm{A}$ |
| $\left\|I_{L}\right\|$ | LOW-level input current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | - | - | 600 | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{pu}}$ | integrated pull-up resistor | pull-up resistor to $\mathrm{V}_{\text {CC }}$ | 9 | 11 | 13 | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\mathrm{t} \text { ( } \mathrm{DI})}$ | data input transition time | $\mathrm{V}_{\mathrm{IL}(\text { max })}$ to $\mathrm{V}_{\mathrm{IH}(\text { min })}$ | - | - | 1.2 | $\mu \mathrm{s}$ |
| $t_{\text {( }}(\mathrm{DO})$ | data output transition time | $\begin{aligned} & V_{o}=0 \text { to } V_{D D} ; C_{L}<30 \mathrm{pF} ; \\ & 10 \% \text { to } 90 \% \end{aligned}$ | - | - | 0.1 | $\mu \mathrm{S}$ |
| $\mathrm{I}_{\mathrm{pu}}$ | current when pull-up active | $\mathrm{V}_{\mathrm{OH}}=0.9 \mathrm{~V}_{\mathrm{DD}} ; \mathrm{C}=30 \mathrm{pF}$ | -1 | - | - | mA |

## Internal oscillator

| fosc(int) | frequency of internal <br>  <br>  <br> oscillator | inactive mode | 55 | 140 | 200 | kHz |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | active mode | 2.2 | 2.7 | 3.2 | MHz |  |

Reset output to card reader (pin RST)

| $\mathrm{V}_{\mathrm{o} \text { (inactive) }}$ | output voltage | ```inactive mode no load I``` | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | - | $\begin{aligned} & 0.1 \\ & 0.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{0 \text { (inactive) }}$ | output current | inactive mode; pin grounded | 0 | - | -1 | mA |
| $\mathrm{t}_{\text {(RSTIN-RST) }}$ | RSTIN to RST delay | RST enabled | - | - | 2 | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {OL }}$ | LOW-level output voltage | $\mathrm{I}_{\mathrm{OL}}=200 \mu \mathrm{~A}$ | 0 | - | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ (current limit) | $\mathrm{V}_{C C}-0.4$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $0.9 \mathrm{~V}_{\text {CC }}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-20 \mathrm{~mA}$ (current limit) | 0 | - | 0.4 | V |
| $\mathrm{tr}_{\mathrm{r}}$ | rise time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} ; \mathrm{V}_{\mathrm{CC}}=5$ or 3 V | - | - | 0.1 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{f}}$ | fall time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} ; \mathrm{V}_{\mathrm{CC}}=5$ or 3 V | - | - | 0.1 | $\mu \mathrm{S}$ |

Clock output to card reader (pin CLK)

| $\mathrm{V}_{\mathrm{O} \text { (inactive) }}$ | output voltage | ```inactive mode no load l``` | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | - | $\begin{array}{\|l\|} \hline 0.1 \\ 0.3 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{0 \text { (inactive) }}$ | output current | CLK inactive; pin grounded | 0 | - | -1 | mA |
| $\mathrm{V}_{\text {OL }}$ | LOW-level output voltage | $\mathrm{I}_{\mathrm{OL}}=200 \mu \mathrm{~A}$ | 0 | - | 0.3 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=70 \mathrm{~mA}$ (current limit) | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $0.9 \mathrm{~V}_{\text {CC }}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-70 \mathrm{~mA}$ (current limit) | 0 | - | 0.4 | V |
| $\mathrm{t}_{\mathrm{r}}$ | rise time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$; note 5 | - | - | 16 | ns |

IC card interface

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{f}}$ | fall time | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} ;$ note 5 | - | - | 16 | ns |
| $\delta$ | duty factor (except for <br> $\mathrm{f}_{\text {XTAL }}$ ) | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF} ;$ note 5 | 45 | - | 55 | $\%$ |
| SR | slew rate | slew up or down; $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 0.2 | - | - | $\mathrm{V} / \mathrm{ns}$ |

Control inputs (pins CLKDIV1, CLKDIV2, CMDVCC, RSTIN and 5V/3V); note 6

| $\mathrm{V}_{\mathrm{IL}}$ | LOW-level input voltage |  | -0.3 | - | $+0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\left\|\mathrm{I}_{\mathrm{LIL}}\right\|$ | LOW-level input leakage <br> current | $0<\mathrm{V}_{\mathrm{IL}}<\mathrm{V}_{\mathrm{DD}}$ | - | - | 1 | $\mu \mathrm{~A}$ |
| $\left\|\mathrm{I}_{\mathrm{LIH}}\right\|$ | HIGH-level input leakage <br> current | $0<\mathrm{V}_{\mathrm{IH}}<\mathrm{V}_{\mathrm{DD}}$ | - | - | 1 | $\mu \mathrm{~A}$ |

Card presence inputs (pins PRES and PRES); note 7

| $\mathrm{V}_{\mathrm{IL}}$ | LOW-level input voltage |  | -0.3 | - | $+0.3 \mathrm{~V}_{\mathrm{DD}}$ | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH-level input voltage |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\left.\right\|_{\mathrm{ILIL}} \mid$ | LOW-level input leakage <br> current | $0<\mathrm{V}_{\mathrm{IL}}<\mathrm{V}_{\mathrm{DD}}$ | - | - | 5 | $\mu \mathrm{~A}$ |
| $\left.\right\|_{\mathrm{ILIH}} \mid$ | HIGH-level input leakage <br> current | $0<\mathrm{V}_{\mathrm{IH}}<\mathrm{V}_{\mathrm{DD}}$ | - | - | 5 | $\mu \mathrm{~A}$ |

Interrupt output (pin OFF; NMOS drain with integrated $20 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ )

| $\mathrm{V}_{\mathrm{OL}}$ | LOW-level output voltage | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0 | - | 0.3 | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~V}_{\mathrm{OH}}$ | HIGH-level output voltage | $\mathrm{I}_{\mathrm{OH}}=-15 \mu \mathrm{~A}$ | $0.75 \mathrm{~V}_{\mathrm{DD}}$ | - | - | V |
| $\mathrm{R}_{\mathrm{pu}}$ | integrated pull-up resistor | $20 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{DD}}$ | 16 | 20 | 24 | $\mathrm{k} \Omega$ |


| Protection and limitation |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|\mathrm{ICC}_{\text {(sd) }}\right\|$ | shutdown and limitation current pin $\mathrm{V}_{\mathrm{CC}}$ |  | - | 130 | 150 | mA |
| $\mathrm{I}_{1 / \mathrm{O}(\mathrm{lim})}$ | limitation current pins I/O, AUX1 and AUX2 |  | -15 | - | +15 | mA |
| $\mathrm{I}_{\text {CLK(lim) }}$ | limitation current pin CLK |  | -70 | - | +70 | mA |
| $\mathrm{I}_{\text {RST(lim) }}$ | limitation current pin RST |  | -20 | - | +20 | mA |
| $\mathrm{T}_{\text {sd }}$ | shut-down temperature |  | - | 150 | - | ${ }^{\circ} \mathrm{C}$ |
| Timing |  |  |  |  |  |  |
| tact | activation time | see Fig. 7 | 50 | - | 220 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {de }}$ | deactivation time | see Fig. 8 | 50 | 80 | 100 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{3}$ | start of the window for sending CLK to the card | see Fig. 7 | 50 | - | 130 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{5}$ | end of the window for sending CLK to the card | see Fig. 7 | 140 | - | 220 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\text {debounce }}$ | debounce time pins PRES and PRES | see Fig. 10 | 5 | 8 | 11 | ms |

## Notes

1. All parameters remain within limits but are tested only statistically for the temperature range. When a parameter is specified as a function of $V_{D D}$ or $V_{C C}$ it means their actual value at the moment of measurement.
2. If no external bridge is used then, to avoid any disturbance, it is recommended to connect pin 18 to ground. Pin 18 is not connected in the TDA8024AT
3. To meet these specifications, pin $\mathrm{V}_{\mathrm{CC}}$ should be decoupled to CGND using two ceramic multilayer capacitors of low ESR both with values of 100 nF , or one 100 nF and one 220 nF (see Fig.13).
4. Permitted capacitor values are 100 , or $100+100$, or 220 , or $220+100$, or 330 nF .
5. Transition time and duty factor definitions are shown in Fig.12; $\delta=\frac{t_{1}}{t_{1}+t_{2}}$
6. Pin CMDVCC is active LOW; pin RSTIN is active HIGH; for CLKDIV1 and CLKDIV2 functions see Table 1.
7. Pin $\overline{\text { PRES }}$ is active LOW; pin PRES is active HIGH; PRES has an integrated $1.25 \mu \mathrm{~A}$ current source to GND (PRES to $V_{D D}$ ); the card is considered present if at least one of the inputs PRES or PRES is active.


Fig. 12 Definition of output and input transition times.

## 13 APPLICATION INFORMATION

Performance can be affected by the layout of the application. For example, an additional cross-capacitance of 1 pF between card reader contacts C 2 and C 3 or C 2 and C 7 can cause contact C 2 to be polluted with high frequency noise from C3 (or C7). In this case, include a 100 pF capacitor between contacts C2 and CGND.

## Application recommendations:

- Ensure there is ample ground area around the TDA8024 and the connector; place the TDA8024 very near to the connector; decouple the $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDP}}$ lines (these lines are best positioned under the connector)
- The TDA8024 and the microcontroller must use the same V ${ }_{D D}$ supply. Pins CLKDIV1, CLKDIV2, RSTIN, PRES, PRES, AUX1UC, I/OUC, AUX2UC, 5V/3V, $\overline{\mathrm{CMDVCC}}$, and $\overline{\mathrm{OFF}}$ are referred to $\mathrm{V}_{\mathrm{DD}}$; if pin XTAL1 is to be driven by an external clock, also refer this pin to $V_{D D}$
- Track C3 should be placed as far as possible from the other tracks
- The track connecting CGND to C5 should be straight (the two capacitors on C1 should be connected to this ground track)
- Avoid ground loops between CGND, PGND and GND
- Decouple $\mathrm{V}_{\text {DDP }}$ and $\mathrm{V}_{\text {DD }}$ separately; if the two supplies are the same in the application, then they should be connected in star on the main track.

With all these layout precautions, noise should be kept to an acceptable level and jitter on C3 should be less than 100 ps.

Reference layouts are provided in "Application note 10141", available on request.

(1) These capacitors must be of the low ESR-type and be placed near the IC (within 100 mm ).
(2) TDA8024 and the microcontroller must use the same $V_{D D}$ supply.
(3) Make short, straight connections between CGND, C5 and the ground connection to the capacitor.
(4) Mount one low ESR-type 100 nF capacitor close to pin $\mathrm{V}_{\mathrm{CC}}$.
(5) Mount one low ESR-type 100 or 220 nF capacitor close to C 1 contact (less than 100 mm from it).
(6) The connection to C3 should be routed as far from C2, C7, C4 and C8 and, if possible, surrounded by grounded tracks.
(7) Optional resistor bridge for changing the threshold of $\mathrm{V}_{\mathrm{DD}}$. If this bridge is not required pin 18 should be connected to ground; see Section 8.2.2. Pin 18 is not connected in the TDA8024AT.

Fig. 13 Application diagram.

## 14 PACKAGE OUTLINES



DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | A max. | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $D^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $\mathrm{L}_{\mathrm{p}}$ | Q | v | w | y | $\mathrm{Z}^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 2.65 | $\begin{aligned} & \hline 0.3 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 2.45 \\ & 2.25 \end{aligned}$ | 0.25 | $\begin{aligned} & \hline 0.49 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.32 \\ & 0.23 \end{aligned}$ | $\begin{aligned} & 18.1 \\ & 17.7 \end{aligned}$ | $\begin{aligned} & 7.6 \\ & 7.4 \end{aligned}$ | 1.27 | $\begin{aligned} & \hline 10.65 \\ & 10.00 \end{aligned}$ | 1.4 | $\begin{aligned} & 1.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \hline 1.1 \\ & 1.0 \end{aligned}$ | 0.25 | 0.25 | 0.1 | $\begin{aligned} & 0.9 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 8^{\circ} \\ & 0^{\circ} \end{aligned}$ |
| inches | 0.1 | $\begin{aligned} & 0.012 \\ & 0.004 \end{aligned}$ | $\begin{array}{\|l\|} \hline 0.096 \\ 0.089 \end{array}$ | 0.01 | $\begin{aligned} & 0.019 \\ & 0.014 \end{aligned}$ | $\begin{aligned} & 0.013 \\ & 0.009 \end{aligned}$ | $\begin{aligned} & 0.71 \\ & 0.69 \end{aligned}$ | $\begin{aligned} & 0.30 \\ & 0.29 \end{aligned}$ | 0.05 | $\begin{aligned} & 0.419 \\ & 0.394 \end{aligned}$ | 0.055 | $\begin{aligned} & 0.043 \\ & 0.016 \end{aligned}$ | $\begin{aligned} & 0.043 \\ & 0.039 \end{aligned}$ | 0.01 | 0.01 | 0.004 | $\begin{aligned} & 0.035 \\ & 0.016 \end{aligned}$ |  |

Note

1. Plastic or metal protrusions of 0.15 mm ( 0.006 inch ) maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |
| SOT136-1 | 075E06 | MS-013 |  | $\bigcirc$ | $\begin{aligned} & \hline-99-12-27 \\ & 03-02-19 \end{aligned}$ |



DIMENSIONS (mm are the original dimensions)

| UNIT | $\mathbf{A}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| max. | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(1)}$ | $\mathbf{E}^{(2)}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{Q}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(1)}$ | $\boldsymbol{\theta}$ |  |
| mm | 1.1 | 0.15 | 0.95 | 0.25 | 0.30 | 0.2 | 9.8 | 4.5 | 0.8 | 6.6 |  | 0.75 | 0.4 | 0.2 | 0.13 | 0.1 | 0.8 | $8^{0}$ |
|  |  | 0.05 | 0.80 |  | 0.19 | 0.1 | 9.6 | 4.3 | 0.65 | 6.2 |  | 0.50 | 0.3 |  |  |  | 0.5 | $0^{\circ}$ |

Notes

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |
| SOT361-1 |  | MO-153 |  | $\square$ (+) | $\begin{aligned} & \hline-99-12-27 \\ & 03-02-19 \end{aligned}$ |

## 15 SOLDERING

### 15.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 15.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from
$215^{\circ} \mathrm{C}$ to $270^{\circ} \mathrm{C}$ depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below $225^{\circ} \mathrm{C}$ (SnPb process) or below $245{ }^{\circ} \mathrm{C}$ (Pb-free process)
- for all BGA, HTSSON-T and SSOP-T packages
- for packages with a thickness $\geq 2.5 \mathrm{~mm}$
- for packages with a thickness $<2.5 \mathrm{~mm}$ and a volume $\geq 350 \mathrm{~mm}^{3}$ so called thick/large packages.
- below $240^{\circ} \mathrm{C}\left(\mathrm{SnPb}\right.$ process) or below $260^{\circ} \mathrm{C}$ (Pb-free process) for packages with a thickness $<2.5 \mathrm{~mm}$ and a volume $<350 \mathrm{~mm}^{3}$ so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 15.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
- larger than or equal to 1.27 mm , the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
- smaller than 1.27 mm , the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.
The footprint must incorporate solder thieves at the downstream end.
- For packages with leads on four sides, the footprint must be placed at a $45^{\circ}$ angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at $250^{\circ} \mathrm{C}$ or $265^{\circ} \mathrm{C}$, depending on solder material applied, SnPb or Pb -free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 15.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage ( 24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300^{\circ} \mathrm{C}$.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between $270^{\circ} \mathrm{C}$ and $320^{\circ} \mathrm{C}$.

### 15.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE ${ }^{(1)}$ | SOLDERING METHOD |  |
| :---: | :---: | :---: |
|  | WAVE | REFLOW ${ }^{(2)}$ |
| BGA, HTSSON..T ${ }^{(3)}$, LBGA, LFBGA, SQFP, SSOP..T ${ }^{(3)}$, TFBGA, USON, VFBGA | not suitable | suitable |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable ${ }^{(4)}$ | suitable |
| PLCC(5), SO, SOJ | suitable | suitable |
| LQFP, QFP, TQFP | not recommended(5)(6) | suitable |
| SSOP, TSSOP, VSO, VSSOP | not recommended ${ }^{(7)}$ | suitable |
| CWQCCN..L ${ }^{(8)}$, $\mathrm{PMFP}^{(9)}$, WQCCN..L ${ }^{(8)}$ | not suitable | not suitable |

## Notes

1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding $217^{\circ} \mathrm{C} \pm 10^{\circ} \mathrm{C}$ measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
5. If wave soldering is considered, then the package must be placed at a $45^{\circ}$ angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm .
7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm .
8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
9. Hot bar or manual soldering is suitable for PMFP packages.

## 16 DATA SHEET STATUS

| LEVEL | DATA SHEET STATUS ${ }^{(1)}$ | PRODUCT STATUS ${ }^{(2)(3)}$ | DEFINITION |
| :---: | :---: | :---: | :---: |
| I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. |
| II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. |
| III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

## Notes

1. Please consult the most recently issued data sheet before initiating or completing a design.
2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## 17 DEFINITIONS

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## 18 DISCLAIMERS

Life support applications - These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes - Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Philips Semiconductors - a worldwide company

## Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 402724825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.
The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

